#### S anda d Digi al Ind Tem\_eaeSen è in e face 2.

The NCT75 is a two-wire serially programmable temperature sensor with an over-temperature/interrupt output pin to signal out of limit conditions. This is an open-drain pin and can operate in either comparator or interrupt mode. Temperature measurements are converted into digital form using a high resolution (12 bit), sigma-delta, analog-to-digital converter (ADC). The device operates over the  $-55^{\circ}$ C to  $+125^{\circ}$ C temperature range.

Communication with the NCT75 is accomplished via the SMBus/I<sup>2</sup>C interface. Three address selection pins, A2, A1 and A0, can be used to connect up to 8 NCT75s to a single bus. Through this interface the NCT75s internal registers may be accessed. These registers allow the user to read the current temperature, change the configuration settings and adjust the temperature limits.

The NCT75 has a wide supply voltage range of 3.0 V to 5.5 V. The average supply current is 575 µA at 3.3 V. It also offers a shutdown mode to conserve power. The typical shutdown current is 3 µA.

The NCT75 is available in three, space saving packages – 8-lead DFN, 8-lead Micro8 and 8-lead SOIC and is also fully pin and register compatible with the LM75 and TCN75.

#### Features

- 12-bit Temperature-to-Digital Converter
   Input Voltage Range from 3.0 V to 5.5 V
- Temperature Range from -55°C to +125°C
- SMBus/I<sup>2</sup>C Interface
- Overtemperature Indicator
- Support for SMBus/ALER
  - = Assembly Location А
  - Y = Year
  - W = Work Week
  - = Pb-Free Package



(Note: Microdot may be in either location)

Micro8

DFN8



- А = Assembly Location
- L = Wafer Lot
- Y = Year
- = Work Week W
- = Pb-Free Package

#### **Table 2. ABSOLUTE MAXIMUM RATINGS**

| Rating                                              | Symbol              | Value                         | Unit |
|-----------------------------------------------------|---------------------|-------------------------------|------|
| Supply Voltage                                      | V <sub>DD</sub>     | -0.3 to +7                    | V    |
| Input Voltage on SCL, SDA, A2, A1, A0 and OS/ALERT. |                     | –0.3 to V <sub>DD</sub> + 0.3 | V    |
| Input Current on SDA, A2, A1, A0 and OS/ALERT.      | I <sub>IN</sub>     | -1 to +50                     | mA   |
| Maximum Junction Temperature                        | T <sub>J(max)</sub> | 150.7                         | °C   |
| Operating Temperature Range                         | T <sub>OP</sub>     | -55 to 125                    | °C   |
| Storage Temperature Range                           | T <sub>STG</sub>    | –65 to 160                    | °C   |
| ESD Capability, Human Body Model (Note 1)           | ESD <sub>HBM</sub>  | 2,000                         | V    |
| ESD Capability, Machine Model (Note 1)              | ESD <sub>MM</sub>   | 400                           | V    |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.
1. This device series incorporates ESD protection and is tested by the following methods: ESD Human Body Model tested per AEC-Q100-002 (EIA/JESD22-A114) ESD Machine Model tested per AEC-Q100-003 (EIA/JESD22-A115)

#### **Table 3. OPERATING RANGES**

| Rating                              | Symbol          | Min | Max | Unit |
|-------------------------------------|-----------------|-----|-----|------|
| Operating Supply Voltage            | V <sub>IN</sub> | 3.0 | 5.5 | V    |
| Operating Ambient Temperature Range | T <sub>A</sub>  | -55 | 125 | °C   |

#### **Table 4. SMBus TIMING SPECIFICATIONS**

| Parameter                                          | Symbol              | Test Conditions          | Min | Тур | Max | Unit |
|----------------------------------------------------|---------------------|--------------------------|-----|-----|-----|------|
| Serial Clock Frequency                             | f <sub>SCL</sub>    |                          | DC  | -   | 400 | kHz  |
| Start Condition Hold Time                          | t <sub>HD:STA</sub> |                          | 0.6 | -   | -   | μs   |
| Stop Condition Setup Time                          | t <sub>SU:STO</sub> | 90% of SCL to 10% of SDA | 100 | -   | -   | ns   |
| Clock Low Period                                   | t <sub>LOW</sub>    |                          | 1.3 | -   | -   | μs   |
| Clock High Period                                  | t <sub>HIGH</sub>   |                          | 0.6 | -   | -   | μs   |
| Start Condition Setup Time                         | t <sub>SU:STA</sub> | 90% of SCL to 90% of SDA | 100 | -   | -   | ns   |
| Data Setup Time                                    | t <sub>SU:DAT</sub> | 10% of SDA to 10% of SCL | 100 | -   | -   | ns   |
| Data Hold Time (Note 2)                            | t <sub>HD:DAT</sub> | 10% of SCL to 10% of SDA | 0   | -   | 76  | ns   |
| SDA/SCL Rise Time                                  | t <sub>R</sub>      |                          | -   | 300 | -   | ns   |
| SDA/SCL Fall Time                                  | t <sub>F</sub>      |                          | -   | 300 | -   | ns   |
| Bus Free Time Between STOP<br>and START Conditions | t <sub>BUF</sub>    |                          | 1.3 |     |     |      |

### NCT75

| Table 5. ELECTRICAL CHARACTER $(T_A = T_{MIN} \text{ to } T_{MAX}, V_{DD} = 3.0 V \text{ to } 5.5 V. J)$ | <b>RISTICS</b><br>All specifications for –55°C to +125°C, unless o | otherwise noted.) |
|----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|-------------------|
| Parameter                                                                                                | Test Conditions                                                    | Min               |

#### **APPLICATION INFORMATION**

#### **Functional Description**

The NCT75 temperature sensor converts an analog temperature measurement to a digital representation by using an on-chip measurement transistor and a 12 bit



Figure 4. One-shot OS/ALERT Pin Operation

#### **Fault Queue**

A fault is defined as when the temperature exceeds a pre-defined temperature limit. This limit can be programmed in the  $T_{HYST}$  and the  $T_{OS}$  setpoint registers. Bits 3 and 4 of the configuration register determine the number of faults necessary to trigger the  $\overline{OS}/\overline{ALERT}$  pin. Up to six faults can be programmed to prevent false tripping when the NCT75 is used in a noisy temperature environment. In order for the  $\overline{OS}/\overline{ALERT}$  output to be set these faults must occur consecutively.

#### Registers

The NCT75 contains six registers for configuring and reading the teperature: the address pointer register, 4 data registers and a one-shot register. The configuration register, the address pointer register and the one-shot register are all 8 bits wide while the temperature register,  $T_{HYST}$  and  $T_{OS}$  registers are all 16 bits wide. All registers, except for the temperature register, can be be read from and written to (the temperature register is read only). The power on state and address of each register are listed in Table 9.

#### Address Pointer Register

The address pointer register is used to select which register is to respond to a read or write operation. The three LSBs (P2, P1 & P0) of this write only register are used to select the appropriate register. On power up this register is loaded with a value of 0x00 and so points to the temperature register. Table 7 shows the bits of the address pointer register and Table 8 shows the pointer address selecting each of the registers available.

#### Table 7. ADDRESS POINTER REGISTER

|         | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 |
|---------|----|----|----|----|----|----|----|----|
| Default | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
|         |    |    |    |    |    |    |    |    |

#### Table 8. REGISTER ADDRESSES SELECTION

| P2 | P1 | P0 | Register Selected |  |
|----|----|----|-------------------|--|
| 0  | 0  |    |                   |  |

#### **Temperature Register**

The temperature measured by the parts internal sensor is stored in this 16-bit read only register. The data is stored in

#### Table 10. TEMPERATURE VALUE REGISTER

#### MSB

| MSB |     |     |     |     |     |    |    |    |    |    |    |    |    |    | LSB |
|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|-----|
| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0  |
| 0   | 0   | 0   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | Х  | Х  | Х  | Х   |

#### **Configuration Register**

This 8-bit read/write register is used to configure the NCT75 into its various modes of operation. The different modes are listed in Table 11 and explained in more detail below.

#### **Table 11. CONFIGURATION REGISTER**

| Bit | Configuration         | Default Value |
|-----|-----------------------|---------------|
| D7  | Reserved              | 0             |
| D6  | Reserved              | 0             |
| D5  | One-shot Mode         | 0             |
| D4  | Fault-queue           | 0             |
| D3  | Fault-queue           | 0             |
| D2  | OS/ALERT Pin Polarity | 0             |
| D1  | Cmp/Int Mode          | 0             |
| D0  | Shutdown Mode         | 0             |

#### D7: Reserved

Write 0 to this bit.

#### D6: Reserved

Write 0 to this bit.

#### D5: One-shot Mode

D5 = 0 Part is in normal mode and converting every 60 ms. (Default)

D5 = 1 Setting this bit puts the part into one-shot mode. The part is normally powered down in this mode until the one shot register is written to. Once this register is written to one conversion is performed and the part returns to its shutdown state.

#### Table 12. T<sub>HYST</sub> REGISTER

#### MSB

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|
| 0   | 1   | 0   | 0   | 1   | 0   | 1  | 1  | 0  | 0  | 0  | 0  | Х  | Х  | Х  | Х  |

#### T<sub>OS</sub> Register

This register stores the temperature limit at which the part asserts an OS/Alert. Once the measured temperature reaches this value an alert or overtemperature output is generated.

#### Table 13. Tos REGISTER

MSB

| mob |     |     |     |     |     |    |    |    |    |    |    |    |    |    | 200 |
|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|-----|
| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0  |
| 0   | 1   | 0   | 1   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | Х  | Х  | Х  | Х   |

#### D[4:3]: Fault Queue

D4 D3 These two bits determine how many overtemperature conditions occur before the OS/Alert pin is triggered. This helps to prevent false triggering of the output.

twos complement format with the MSB as the sign bit. The

8 MSBs must be read frist followed by the 8 LSBs.

- $0 \quad 0 = 1$  Fault (Default)
- $0 \quad 1 = 2$  Faults
- 1 0 = 4 Faults
- 2 1 = 6 Faults

#### D2: OS/Alert pin polarity

This selects the polarity of the  $\overline{OS}/\overline{Alert}$  output pin.

- D2 = 0 Output is active low. (Default)
- D2 = 1 Output is active high.

#### D1: Cmp/Int

D1 = 0 Comparator mode. (Default)

D1 = 1 Interrupt mode.

#### D0: Shutdown

D0 = 0 Normal mode – part is fully powered. (Default) D0 = 1 Shutdown mode – all circuitry except for the SMBus interface is powered down. Write a 0 to this bit to power up again.

#### T<sub>HYST</sub> Register

The T<sub>HYST</sub> register stores the temperature hysteresis value for the overtemperature output. This value is picked to stop the OS/Alert pin from being asserted and de-asserted in noisy temperature environments. This limit is stored in the 16 bit register in twos complement format. The MSB is the temperature sign bit. The 8 MSBs must be read first followed by the 8 LSBs. The default value is +75°C.

The data is stored in twos complement format with the MSB as the sign bit. The 8 MSBs must be read frist followed by the 8 LSBs. The default limit +80°C.

I SB

LSB

#### **Serial Interface**

Control of the NCT75 is carried out via the SMBus/I<sup>2</sup>C compatible serial interface. The NCT75 is connected to this bus as a slave device, under the control of a master device.

#### Serial Bus Address

Control of the NCT75 is carried out via the serial bus. The NCT75 is connected to this bus as a slave device under the control of a master device. The NCT75 has a 7-bit serial address. The four MSBs are fixed and set to 1001 while the 3 LSBs can be configured by the user using pins 5, 6 and 7 (A2, A1 and A0). Each of these pins can be configured in one of two ways low or high. This gives eight different address options listed in Table 14 below. The state of these pins is continually sampled and so can be changed after power up.

|    | MS | Bs |    |    | LSBs | Address |      |
|----|----|----|----|----|------|---------|------|
| A6 | A5 | A4 | A3 | A2 | A1   | A0      | Hex  |
| 1  | 0  | 0  | 1  | 0  | 0    | 0       | 0x48 |
| 1  | 0  | 0  | 1  | 0  | 0    | 1       | 0x49 |
| 1  | 0  | 0  | 1  | 0  | 1    | 0       | 0x4A |
| 1  | 0  | 0  | 1  | 0  | 1    | 1       | 0x4B |
| 1  | 0  | 0  | 1  | 1  | 0    | 0       | 0x4C |
| 1  | 0  | 0  | 1  | 1  | 0    | 1       | 0x4D |
| 1  | 0  | 0  | 1  | 1  | 1    | 0       | 0x4E |
| 1  | 0  | 0  | 1  | 1  | 1    | 1       | 0x4F |

Table 14. SERIAL BUS ADDRESS OPTIONS

The NCT75 also features a SMBus/I<sup>2</sup>C timeout function whereby the SMBus/I<sup>2</sup>C interface times out after 22.5 ms of no activity on the SDA line. After this time, the NCT75 resets the SDA line back to its idle state (high impedance) and waits for the next start condition. Note that the timeout function is only active when the SDA line is held low. If the SDA line is held high with no activity for an extended period of time during a transaction, the timeout will not engage and the NCT75 will remain for the remainder of the command. The activity for an extended period

The serial bus protocol operates as follows:

1. The master initiates data transfer by establishing a start condition, defined as a high to low transition on the serial data line SDA, while the serial clock line SCL remains high. This indicates that an address/data stream is going to follow. All slave peripherals connected to the serial bus respond to the start condition and shift in the next eight bits, consisting of a 7-bit address (MSB first) plus a read/write  $(R/\overline{W})$  bit, which deternimes the direction of the data transfer i.e. whether data is written to, or read from, the slave device. The peripheral with the address corresponding to the transmitted address responds by pulling the data line low during the low period before the ninth clock pulse, known as the acknowledge bit. All other devices on the bus now remain idle while the selected device waits for data to be read from or written to it. If the  $R/\overline{W}$  bit is a zero then the master writes to the slave device. If the  $R/\overline{W}$  bit is a one then the master reads from the slave device.

- 2. Data is sent over the serial bus in sequences of nine clock pulses, eight bits of data followed by an acknowledge bit from the receiver of data. Transitions on the data line must occur during the low period of the clock signal and remain stable during the high period, since a low-to-high transition when the clock is high can be interpreted as a stop signal.
- 3. When all data bytes have been read or written, stop conditions are established. In write mode, the master pulls the data line high during the tenth clock pulse to assert a stop condition. In read mode, the master overrides the acknowledge bit by pulling the data line high during the low period before the ninth clock pulse. This is known as no acknowledge. The master takes the data line low during the low period before the tenth clock pulse, then high during the tenth clock pulse to assert a stop condition.

Any number of bytes of data can be transferred over the serial bus in one operation. However, it is not possible to mix read and write in one operation because the type of operation is determined at the beginning and cannot subsequently be changed without starting a new operation.

#### Writing Data

There are two types of writes used in the NCT75:

### Setting up the Address Pointer Register for a Register Read

To read data from a particular register, the address pointer register must hold the address of the register being read. To configure the address pointer register a single write operation (shown in Figure 5). It consists of the device address followed by the address being written to the address pointer register. This will then be followed by a read operation.

#### Writing Data to a Register

Due to the different size registers used by the NCT75, there are two types of write operations. One is for the 8 bit wide configuration register and the other for the 16 bit wide limit registers.

Figure 6 shows the sequence required to write to the configuration register. It consists of the device address, the data register being written to and the data being written the selected register.

The two temperature limit registers ( $T_{HYST}$  and  $T_{OS}$ ) are 16 bits wide and require two data bytes to be written to these registers. This sequence is shown in Figure 7. It consists of the device address, the data register being written to and the two data byes being written to the selected register.

NCT75

# 

#### NCT75









#### DATE 22 JAN 2010

NOTES: 1. DIMENSIONING AND TC618. 0 6 396.E3INCND NOT2 w RRBT/TT2 1 Tf8

А

(A3) SIDE NEW



BOTTOM NEW



SOIC-8 NB CASE 751-07 ISSUE AK

DATE 16 FEB 2011





#### SOIC-8 NB CASE 751-07 ISSUE AK

STYLE 1: PIN 1. EMITTER COLLECTOR 2. COLLECTOR 3. 4. EMITTER 5. EMITTER BASE 6. 7 BASE EMITTER 8. STYLE 5: PIN 1. DRAIN 2. DRAIN 3. DRAIN DRAIN 4. 5. GATE 6. GATE SOURCE 7. 8. SOURCE STYLE 9: PIN 1. EMITTER, COMMON 2. COLLECTOR, DIE #1 COLLECTOR, DIE #2 3. EMITTER, COMMON 4. 5. EMITTER, COMMON 6. BASE, DIE #2 BASE, DIE #1 7. 8. EMITTER, COMMON STYLE 13: PIN 1. N.C. 2. SOURCE 3 SOURCE GATE 4. 5. DRAIN 6. 7. DRAIN DRAIN DRAIN 8. STYLE 17: PIN 1. VCC 2. V2OUT V10UT 3. 4. TXE 5. RXE 6. VFF 7. GND 8. ACC STYLE 21: PIN 1. CATHODE 1 2. CATHODE 2 3 CATHODE 3 CATHODE 4 4. 5. CATHODE 5 6. COMMON ANODE COMMON ANODE 7. 8. CATHODE 6 STYLE 25: PIN 1. VIN 2 N/C REXT 3. 4. GND 5. IOUT 6. IOUT IOUT 7. 8. IOUT STYLE 29: BASE, DIE #1 PIN 1. 2. EMITTER, #1 BASE, #2 3. EMITTER, #2 4. 5. COLLECTOR, #2 COLLECTOR, #2 6.

STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 COLLECTOR, #2 3. 4 COLLECTOR, #2 BASE, #2 5. EMITTER, #2 6. 7 BASE #1 8. EMITTER, #1 STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN SOURCE 4. 5. SOURCE 6. GATE GATE 7. 8. SOURCE STYLE 10: PIN 1. GROUND BIAS 1 OUTPUT 2. 3. GROUND 4. 5. GROUND 6 BIAS 2 INPUT 7. 8. GROUND STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3 P-SOURCE P-GATE 4. 5. P-DRAIN 6. 7. P-DRAIN N-DRAIN N-DRAIN 8. STYLE 18: PIN 1. ANODE 2. ANODE SOURCE 3. GATE 4. 5. DRAIN 6 DRAIN CATHODE 7. CATHODE 8. STYLE 22: PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC 3 COMMON CATHODE/VCC 4. I/O LINE 3 COMMON ANODE/GND 5. 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND STYLE 26: PIN 1. GND 2 dv/dt 3. ENABLE 4. ILIMIT 5. SOURCE SOURCE 6. SOURCE 7. 8. VCC STYLE 30: DRAIN 1 PIN 1. DRAIN 1 2 GATE 2 3. SOURCE 2 4 5. SOURCE 1/DRAIN 2 SOURCE 1/DRAIN 2 6.

STYLE 3: PIN 1. 2. DRAIN, DIE #1 DRAIN, #1 DRAIN, #2 3. 4. DRAIN, #2 GATE, #2 5. SOURCE, #2 6. 7 GATE #1 8. SOURCE, #1 STYLE 7: PIN 1. INPUT 2. EXTERNAL BYPASS THIRD STAGE SOURCE GROUND 3. 4. 5. DRAIN 6. GATE 3 SECOND STAGE Vd 7. FIRST STAGE Vd 8. STYLE 11: PIN 1. SOURCE 1 GATE 1 SOURCE 2 2. 3. GATE 2 4. 5. DRAIN 2 6. DRAIN 2 DRAIN 1 7. 8. DRAIN 1 STYLE 15: PIN 1. ANODE 1 2. ANODE 1 ANODE 1 3 ANODE 1 4. 5. CATHODE, COMMON CATHODE, COMMON CATHODE, COMMON 6. 7. CATHODE, COMMON 8. STYLE 19: SOURCE 1 PIN 1. 2. GATE 1 SOURCE 2 3. 4. GATE 2 5. DRAIN 2 6. MIRROR 2 DRAIN 1 7. 8. **MIRROR 1** STYLE 23: PIN 1. LINE 1 IN COMMON ANODE/GND COMMON ANODE/GND 2. 3 LINE 2 IN 4. LINE 2 OUT 5. COMMON ANODE/GND COMMON ANODE/GND 6. 7. LINE 1 OUT 8. STYLE 27: PIN 1. ILIMIT 2 OVI 0 3. UVLO 4. INPUT+ 5. 6. SOURCE SOURCE SOURCE 7. 8. DRAIN

#### DATE 16 FEB 2011

STYLE 4: PIN 1. 2. ANODE ANODE ANODE 3. 4. ANODE ANODE 5. 6. ANODE 7 ANODE COMMON CATHODE 8. STYLE 8: PIN 1. COLLECTOR, DIE #1 2. BASE, #1 3. BASE, #2 COLLECTOR, #2 4. COLLECTOR, #2 5. 6. EMITTER, #2 EMITTER, #1 7. 8. COLLECTOR, #1 STYLE 12: PIN 1. SOURCE SOURCE SOURCE 2. 3. 4. GATE 5. DRAIN 6 DRAIN DRAIN 7. 8. DRAIN STYLE 16: PIN 1. EMITTER, DIE #1 2. BASE, DIE #1 EMITTER, DIE #2 3 BASE, DIE #2 4. 5. COLLECTOR, DIE #2 6. 7. COLLECTOR, DIE #2 COLLECTOR, DIE #1 COLLECTOR, DIE #1 8. STYLE 20: PIN 1. SOURCE (N) 2. GATE (N) SOURCE (P) 3. 4. GATE (P) 5. DRAIN 6. DRAIN DRAIN 7. 8. DRAIN STYLE 24: PIN 1. BASE 2. EMITTER 3 COLLECTOR/ANODE COLLECTOR/ANODE 4. 5. CATHODE 6. CATHODE COLLECTOR/ANODE 7. 8. COLLECTOR/ANODE STYLE 28: PIN 1. SW\_TO\_GND 2. DASIC\_OFF DASIC\_SW\_DET 3. 4. GND 5. 6. V MON VBULK 7. VBULK 8. VIN

| DOCUMENT NUMBER:                                                                                                                                                                                                                                                                                                                                        | NUMBER:         98ASB42564B         Electronic versions are uncontrolled except when accessed directly from the<br>Printed versions are uncontrolled except when stamped "CONTROLLED CC |                                                                                                                                                        |                             |  |  |  |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|--|--|--|--|--|--|
| DESCRIPTION:                                                                                                                                                                                                                                                                                                                                            | SOIC-8 NB                                                                                                                                                                               |                                                                                                                                                        | PAGE 2 OF 2                 |  |  |  |  |  |  |
| ON Semiconductor and 🕅 are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.<br>ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding |                                                                                                                                                                                         |                                                                                                                                                        |                             |  |  |  |  |  |  |
| the suitability of its products for any pa<br>disclaims any and all liability, including                                                                                                                                                                                                                                                                | articular purpose, nor does ON Semiconducto<br>without limitation special, consequential or in                                                                                          | r assume any liability arising out of the application or use of any product o<br>icidental damages. ON Semiconductor does not convey any license under | r circuit, and specifically |  |  |  |  |  |  |

SOURCE 1/DRAIN 2

7.

8. GATE 1

7.

8

rights of others

COLLECTOR, #1

COLLECTOR, #1



Micro8 CASE 846A-02 ISSUE K

DATE 16 JUL 2020

#### NDTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009.
- 2. CONTROLLING DIMENSION: MILLIMETERS
- 3. DIMENSION & DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.10 mm IN EXCESS OF

Ē

NSIGNS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSION

| DIM | MILLIMETER |      |  |  |
|-----|------------|------|--|--|
|     | MIN.       | NDM. |  |  |
| Α   |            |      |  |  |
| A1  | 0.05       | 0.08 |  |  |
|     |            |      |  |  |
| с   | 0.13       | 0.18 |  |  |
|     |            |      |  |  |
| Е   |            |      |  |  |
|     |            |      |  |  |
|     |            |      |  |  |
|     |            |      |  |  |
|     |            |      |  |  |

○ 0.038 (0.0015)

#### GENERIC **MARKING DIAGRAM\***



- XXXX = Specific Device Code А
  - = Assembly Location
- Υ = Year W

•

= Work Week = Pb-Free Package

(Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking. Pb–Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

## MOUNTING FOOTPRINT

RECOMMENDED

| STYLE 1:                 | STYLE 2:        | STYLE 3:                     |
|--------------------------|-----------------|------------------------------|
| PIN 1. SOURCE            | PIN 1. SOURCE 1 | PIN 1. N-SOURCE              |
| 2. SOURCE                | 2. GATE 1       | 2. N-GATE                    |
| <ol><li>SOURCE</li></ol> | 3. SOURCE 2     | <ol> <li>P-SOURCE</li> </ol> |
| <ol><li>GATE</li></ol>   | 4. GATE 2       | 4. P-GATE                    |
| 5. DRAIN                 | 5. DRAIN 2      | 5. P-DRAIN                   |
| 6. DRAIN                 | 6. DRAIN 2      | 6. P-DRAIN                   |
| 7. DRAIN                 | 7. DRAIN 1      | 7. N-DRAIN                   |
| 8. DRAIN                 | 8. DRAIN 1      | 8. N-DRAIN                   |
|                          |                 |                              |