

The NCP4302 is a full featured controller and driver that provide all the control and protection functions necessary for implementing a synchronous rectifier operation in a flyback converter. With the use of the NCP4302, the space conscious flyback applications such as Adaptors, chargers, set top boxes can achieve significant efficiency improvements at minimal extra cost. In addition to the synchronous rectifier control, the IC incorporates an accurate TL431 type shunt regulator, current monitoring circuit and optocoupler driver to provide a single IC secondary solution. The NCP4302 works with any type of flyback topology (continuous mode, Quasi–resonant mode or discontinuous mode) – providing a high level of versatility.

#### **Features**

- Self-contained Control of Synchronous Rectifier in CCM, DCM, and QR Flyback Applications
- Interface to External Signal for CCM Mode
- True Secondary Zero Current Detection
- High Gate Drive Currents (2.5 A Source/Sink)
- High Voltage Operation
- Current Sense Flexibility (MOSFET R<sub>DS(on)</sub> OR CS Resistor)
- Accurate Low Voltage Reference
  - NCP4302A 2.55 V. 1%
  - NCP4302B 1.275 V, 1%
- Programmable Independent Secondary Side ton and toff Delays
- Maximum Frequency of Operation up to 250 kHz
- These are Pb-Free Devices

### **Typical Applications**

- Notebook Adapters
- LCD TV Adapters
- Consumer Appliances such as DVD, VCR
- Power Over Ethernet Applications (IP phones, Wireless Access Points)
- Battery Chargers

#### PIN CONFIGURATION

#### **PIN DESCRIPTION**

| Pin<br>Number | Symbol             | Description                                                                                                                                                                                                                                                                                                                                                              |
|---------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1             | SYNC/CS            | Connected to the flyback winding. The current on this pin is sensed and used to turn on the Synchronous Rectification MOSFET (SRFET). This pin is also used to sense the zero crossing of the MOSFET current either using the R <sub>DS(on)</sub> of the SRFET or using an external current sense resistor connected between drain of the SRFET and the flyback winding. |
| 2             | TRIG               | Input pin for direct turn-off of the MOSFET. Typically connected to a signal from primary controller (for CCM mode) or a signal derived from the transformer (for QR mode). Has very short propagation delay to output (<50 ns).                                                                                                                                         |
| 3             | CATH               | Feedback compensation pin for the TL431 shunt regulator. Has the capability to sinking 10 ma of opto current.                                                                                                                                                                                                                                                            |
| 4             | V <sub>REF</sub>   | Output voltage feedback through resistive divider connected to this pin. Regulated at 1.28 V (option B) or 2.55 V (option A).                                                                                                                                                                                                                                            |
| 5             | D <sub>LYADJ</sub> | A resistive divider between the power supply output and ground with the center point tied to the $D_{LYADJ}$ input pin allows for independent adjustment of the minimum $t_{on}$ and $t_{off}$ delay time. The maximum external capacitance from this pin to ground is 25 pF.                                                                                            |
| 6             | GND                | Return pin for the controller – connected to the output return.                                                                                                                                                                                                                                                                                                          |
| 7             | DRV                | Drive output for external MOSFET – 2.5 A peak drive capability, internally clamped to 13.5 V (Maximum)                                                                                                                                                                                                                                                                   |
| 8             | V <sub>CC</sub>    | Bias voltage for the controller. Maximum voltage is 28 V.                                                                                                                                                                                                                                                                                                                |

#### **MAXIMUM RATINGS**

| Rating                                 | Symbol                                         | Value             | Unit    |
|----------------------------------------|------------------------------------------------|-------------------|---------|
| Power Supply Input<br>Current          | Vcc<br>Icc                                     | -0.3 to 28<br>100 | V<br>mA |
| Drive Voltage<br>Current               | V <sub>DRV</sub>                               | -0.3 to 18<br>100 | V<br>mA |
| Drive Current<br>Source<br>Sink        | I <sub>DRV</sub>                               | 2.5<br>-2.5       | Apk     |
| Analog and Logic Inputs                | TRIG, V <sub>REF</sub> ,<br>D <sub>LYADJ</sub> | -0.3 to 10<br>100 | V<br>mA |
| Maximum Voltage<br>Current             | SYNC/CS                                        | - 10 to 95<br>100 | V<br>mA |
| Operating Junction Temperature Range   | T <sub>J</sub>                                 | -40 to 125        | °C      |
| Maximum Junction Temperature           | T <sub>Jmax</sub>                              | 150               | °C      |
| Storage Temperature Range              | T <sub>Smax</sub>                              | -65 to 150        | °C      |
| Lead Temperature (Soldering, 10 s)     | T <sub>Lmax</sub>                              | 300               | °C      |
| Reference input Current, continuous    | I <sub>REF</sub>                               | -0.05 to 10       | mA      |
| Total Power Dissipation                | P <sub>D</sub>                                 | 225               | mW      |
| Thermal Resistance Junction-to-Ambient | $\theta_{JA}$                                  | 178               | °C/W    |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

This device series contains ESD protection and exceeds the following tests:
 Pin 1–8: Human Body Model 2000 V per JEDEC Standard JESD22, Method A114E.
 Machine Model (MM) 200 V per JEDEC Standard JESD22, Method A115A.

 This device contains Latch-up protection and exceeds ±100 ma per JEDEC Standard JESD78



Figure 1. Block Diagram

### **ELECTRICAL CHARACTERISTICS**

 $(V_{CC}=19~V,~Sync~frequency=100~kHz,~V_{REF}=V_{KA}~(I_{KA}=1~mA),~R_S=75~ohms,~V_{TRIG}=GND,~C_{DRV}=1~nF,~R_{DLYADJ}=30.1~k,\\V_{DLYADJ}=2.0~V,~for~typical~values~T_J=25°C,~for~min/max~values~T_J=-40°C~to~+125°C,~Max~T_J=150°C,~unless~otherwise~noted)$ 

| Rating | Test Conditions | Symbol | Min | Тур | Max | Unit | l |
|--------|-----------------|--------|-----|-----|-----|------|---|
|--------|-----------------|--------|-----|-----|-----|------|---|

#### TYPICAL CHARACTERISTICS



 $\label{eq:total_total} T_J, \mbox{ JUNCTION TEMPERATURE (°C)} \\ \mbox{ Figure 11. } V_{\mbox{OUT(min)}} \mbox{ vs. Junction Temperature} \\$ 

Figure 12. t<sub>p1</sub> Propagation Delay, SYNC/CS to DRIVE vs. Junction Temperature

T<sub>J</sub>, JUNCTION TEMPERATURE (°C)

#### **TYPICAL CHARACTERISTICS**



2.45

2.40

-50

-25

Figure 13. Zero Current Detect I<sub>source</sub> vs. Junction Temperature



25



Figure 15. t<sub>p2</sub> Propagation Delay TRIG in to DRIVE Off, NO Load vs. Junction Temperature

Figure 16. 2.55 V Reference (Option A) Voltage vs. Junction Temperature

50

T<sub>J</sub>, JUNCTION TEMPERATURE (°C)

75

100

125

150



Figure 17. 2.55 V Reference Input Current vs.
Junction Temperature



Figure 18. 2.55 V Reference Minimum Cathode Current for Regulation vs. Junction Temperature

#### **TYPICAL CHARACTERISTICS**



Figure 19. 2.55 V Reference Line Regulation vs. Junction Temperature

Figure 20. 2.55 V Reference Off–State Cathode Current vs. Junction Temperature



Figure 21. 2.55 V Reference Dynamic Impedance vs. Junction Temperature

ton(delay), ON TIME DELAY (µs)

Figure 22. 1.275 V Reference Voltage (Option B) vs. Junction Temperature

 $t_{\text{off}}$ , OFF TIME DELAY ( $\mu s$ )

T<sub>J</sub>, JUNCTION TEMPERATURE (°C)

Figure 23. t<sub>on</sub> Delay vs. Junction Temperature

 $\mathsf{T}_\mathsf{J},\,\mathsf{JUNCTION}$  TEMPERATURE (°C)

Figure 24. toff Delay vs. Junction Temperature

#### **Detailed Operating Description**

The NCP4302 is designed to operate either as a standalone IC or as a companion IC to a primary side controller to help achieve efficient synchronous rectification for flyback converter systems. It has high current gate driver along with fast logic circuitry to provide appropriately timed drive signals to a synchronous MOSFET used for output rectification in a flyback converter. With its novel architecture, the NCP4302 has enough versatility to increase the synchronous rectification efficiency under any operating mode without requiring too much complexity.

#### **Supply Section**

The NCP4302 works from an available bias supply that can range from 10.4 V to 28 V (typical). This allows direct connection to the output voltage of many adapters such as notebook and LCD TV adapters. As a result, the NCP4302 simplifies circuit operation compared to other devices which require specific bias power supplies (e.g. 5 V). The high voltage capability of the  $V_{CC}$  is also a unique feature designed to allow operation across a broader range of applications. To prevent gate signal from operating under inadequate bias conditions, the NCP4302 features a UVLO circuit that turns on at 10.4 V ( $V_{CC}$  rising) typical and turns off at 9.2 V typical ( $V_{CC}$  falling).

#### **Gate Drive Section**

The NCP4302 features high current gate drivers delivering up to (>2.5 A peak) to achieve fast turn—on and turn—off requirements in a synchronous rectifier. Having a high gate drive current enables fast turn—on when SYNC/CS signal is

The minimum on time is set with a voltage divider with resistors R2 and R3 (refer to Figure 27).

$$I_{in} = \left( \left( V_{out} \cdot \frac{R3}{R3 + R2} \right) - \ 0.7 \right) \cdot \frac{1}{Rth}$$

Where Rth is the Thevenin equivalent resistance and is calculated by:

$$Rth = \frac{1}{\frac{1}{R3} + \frac{1}{R2}}$$

This input current is then used to charge an internal  $10~\mathrm{pF}$  capacitor setting the minimum  $t_{\mathrm{on}}$  time.

$$t_{on(delay)} = 10 \text{ pF} \cdot \frac{4 \text{ V}}{I_{in}}$$



#### **Discontinuous Condition Mode**



Figure 31. Discontinuous Conduction Mode Waveforms

 $t_{p1}$  is the propagation delay from the SYNC/CS input to the drive output.

#### **Continuous Conduction Mode**

When operating in continuous conduction mode (CCM) the current in the secondary doesn't fall to zero prior to turning on the primary side MOSFET. To eliminate cross conduction losses (have the primary side MOSFET and secondary side MOSFET on at the same time) the trigger input to the NCP4302 must be utilized. A signal which leads the Primary Side (SP) MOSFET turning on must be coupled to the TRIG input of the NCP4302 which will turn—off the SS MOSFET referring to Figure 32.

When the energy transfer begins in the transformer secondary, prior to the secondary side synchronous MOSFET turning—on, the secondary current flows through the synchronous rectifiers MOSFET's (SS) internal body diode (SSD). To minimize the power loss in the internal body the controller propagation delay has been minimized in the NCP4302.



Figure 32. Continuous Conduction Mode Waveforms

$$P_{sync} = P_{ON} + P_{Qrr} + P_{d}P + PP_{OFF}$$
 (eq. 8)

$$I_{\text{sec,RMS}} \approx \left(I_{\text{sec,peak}} - \frac{\Delta I_{L_{\text{sec}}}}{2}\right) \sqrt{1 - D}$$
 (eq. 9)
$$I_{\text{sec,RMS}}^2 \approx \left(I_{\text{sec,peak}} - \frac{\Delta I_{L_{\text{sec}}}}{2}\right)^2 1 - D$$
 (eq. 10)

Combining equations 9 and 10,

$$\Delta IL_{sec} = \frac{V_{OUT} + V_f}{\frac{LM}{2}} (1 - D)T \qquad \text{(eq. 11)}$$

$$P_{on} = I_{sec,RMS}^{2} \cdot R_{DS(on)}$$
 (eq. 12)

$$P_{QRR} = Q_{RR} \left( V_{OUT} + \frac{V_{IN}}{n} \right) f \qquad \text{(eq. 13)}$$

$$P_{BODY\ DIODE} = V_f \cdot I_{OUT} \cdot f(t_{delay1} + td_{delay2})$$
 (eq. 14)

$$P_{\text{off}} = \frac{1}{2}$$



Figure 33.

\_X\_ \_ \_ \_ \_ \_\_ \_ \_ \_ \_ \_ \_ \_ \_ G

-Z-

|     |   |      |       | _                  |                    |    |        |  |
|-----|---|------|-------|--------------------|--------------------|----|--------|--|
|     | С | 1.35 | 1.75  | 0.053              | 0.069              |    |        |  |
|     | Ь | 0.33 | 0.51  | 0.013              | 0.020              | İ  |        |  |
|     | G | 1.27 | 7 BSC | 0.05               | 0 BSC              |    |        |  |
|     | Ξ | 0.10 | 0.25  | 0.004              | 0.010              |    |        |  |
|     | 7 | 0.19 | 0.25  | 0.007              | 0.010              |    |        |  |
|     | K | 0.40 | 1.27  | 0.016              | 0.050              |    |        |  |
|     | M | 0    | 8     | 0                  | 8                  |    |        |  |
|     | N | 0.25 | 0.50  | 0.010              | 0.020              |    |        |  |
| 1 0 | ഹ | 5.80 | n6.20 | Q.228 <sub>1</sub> | Q.244 <sub>1</sub> | ١, | 0 1000 |  |

0. (0.010) 101100 1.000 0.1 1011. 10.0 0001.1 1001 1 0()01.1 10011.11.1 00.800 5.89 1.06.30 9.228.6.244.0 0 0 1000 0.

