# onsemi

# 3.3 V, LVPECL/LVCMOS Clock Multiplier

# NB3N3020

# Description

The NB3N3020 is a high precision, low phase noise selectable clock multiplier. The device takes a 5 - 27 MHz fundamental mode parallel resonant crystal or a 2 - 210 MHz LVCMOS single ended clock source and generates a differential LVPECL output and a single ended LVCMOS/LVTTL output at a selectable clock output frequency which is a multiple of the input clock frequency. Three tri–level (Low, Mid, High) LVCMOS/LVTTL single ended select pins set one of 26 possible clock multipliers. The LVCMOS/LVTTL output enable (OE1) tri–states the LVCMOS/LVTTL clock output (CLK1) when low. When the LVTTL/LVCMOS output enable (OE2) is LOW, LVPECL CLK2 is forced LOW and LVPECL CLK2 is forced HIGH.

This device is housed in 5 mm x 4.4 mm narrow body TSSOP 16 pin package.

# Features

- Selectable Clock Multiplier
- External Loop Filter is Not Required
- LVPECL Differential Output
- LVCMOS/ LVTTL Outputs
- RMS Period Jitter of 5 ps
- Jitter or Low Phase Noise at 125 MHz [25 MHz Input]:

| Offset  | Noise Power |
|---------|-------------|
| 100 Hz  | -95 dBc/Hz  |
| 1 kHz   | -107 dBc/Hz |
| 10 kHz  | -112 dBc/Hz |
| 100 kHz | -117 dBc/Hz |
| 1 MHz   | -117 dBc/Hz |
| 10 MHz  | -134 dBc/Hz |

- Operating Range 3.3 V ±10%
- Industrial Temperature Range –40°C to +85°C
- These are Pb–Free Devices



TSSOP-16 DT SUFFIX CASE 948F

# MARKING DIAGRAM

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 7 of this data sheet.



Figure 1. NB3N3020 Simplified Logic Diagram

## Table 1. PIN DESCRIPTION

| Pin       | Name            | I/O                   | Description                                                                                                                                                                   |
|-----------|-----------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6         | Sel0            | Tri-Level Input       | Frequency select input 0. When left open, defaults to VDD/ 2. See output select Table 2 for details.                                                                          |
| 5         | Sel1            | Tri-Level Input       | Frequency select input 1. When left open, defaults to VDD/ 2. See output select Table 2 for details.                                                                          |
| 4         | Sel2            | Tri-Level Input       | Frequency select input 2. When left open, defaults to VDD/ 2. See output select Table 2 for details.                                                                          |
| 1, 11, 15 | V <sub>DD</sub> | Power Supply          | Positive supply voltage pins are connected to +3.3 V supply voltage.                                                                                                          |
| 2         | X1/CLK          | Input                 | Crystal or Clock input. Connect to 5 – 27 MHz crystal source or 2 – 210 MHz single–end-<br>ed clock. See Table 2.                                                             |
| 3         | X2              | Input                 | Crystal input. Connect to a 5 – 27 MHz crystal or leave unconnected for clock input. See Table 2.                                                                             |
| 7         | OE1             | LVTTL/LVCMOS<br>Input | Output enable input that synchronously tri–states CLK1 output when low. Internal pull–up resistor to $V_{\text{DD}}.$                                                         |
| 16        | OE2             | LVTTL/LVCMOS<br>Input | Output enable input that when LOW synchronously controls LVPECL outputs by forcing CLK2 LOW and $\overline{\text{CLK2}}$ HIGH. Internal pull–up resistor to V <sub>DD</sub> . |
| 8, 9, 12  | GND             | Power Supply          | Ground 0 V. These pins provide GND return path for the devices.                                                                                                               |

become active synchronous to the internal PLL output clock and do not create any glitches or runt pulses during the transition. In power down mode, the outputs are tri–stated regardless of the state of the OE1, OE2.

The device has an output enable [OE1] which accepts LVTTL/LVCMOS levels and when set LOW will disable the LVTTL/LVCMOS levels and when set LOW will disable the LVTTL/LVCMOS levels to the LVPECL level outputs by forcing CLK2 LOW and CLK2b HIGH. When OE1 or OE2 are set LOW (Disabled), the PLL remains running while the respective clock outputs are disabled. When the OE1 or OE2 are set enabled (HIGH), the clock outputs become active synchronous to the internal PLL output clock and will not create any glitches or runt pulses during the transition. Both OE1 and OE2 inputs have pull–up resistors which default to VDD when floated open. In power down mode, the outputs are tri – stated (zero current) regardless of the state of the OE1, OE2.

## **Changing Clock Multiplier**

The clock output frequency can be dynamically changed using Sel0, Sel1, Sel2 pins. When the clock frequency is changed, the clock outputs move from one frequency to another and the PLL locks to the new frequency within a settling time of 3 msec. There is no glitch during this transition when the clock outputs are active {not tri–stated by OE1, OE2}.

# **Crystal/ Clock Input**

The device takes in a 5 - 27 MHz crystal input or 2 - 210 MHz clock input. Once powered up, the input frequency is fixed and should not be changed dynamically. The input cannot accept a spread spectrum clock and needs a fixed frequency clock for device operation. The input frequencies for clock and crystal input for specific multipliers are determined by Table 3.

# Power Up

When the NB3N3020 is powered up, it takes 10 msec for the PLL's to stabilize and lock to the desired frequency of operation as selected by Sel0, Sel1, Sel2. During this time period, there may be glitches in the clock outputs.

## **Power Down:**

The device can be powered down when the Sel0, Sel1, Sel2 pins are all connected to GND. In this mode of operation, PLL is turned off and the device consumes less than 5 mA of current. There may be a glitch in clock outputs when the device is powering down. In power down mode, the outputs are tri–stated regardless of the state of the OE1, OE2.

In the cases where the application requires glitch–less transitions, in order to avoid glitches it is recommended to use synchronous OE signaling to mask glitches to the clock outputs.

# Table 3. ATTRIBUTES

| Characteristics                                                |                  | Value   |
|----------------------------------------------------------------|------------------|---------|
| ESD Protection                                                 | Human Body Model | 2 kV    |
| Moisture Sensitivity, Indefinite Time Out of Dry pack (Note 1) |                  | Level 1 |

Table 6. AC CHARACTERISTICS (V\_DD = 3.3 V  $\pm 10\%,~GND$  = 0 V, T\_A =  $-40^{\circ}C$  to +85^{\circ}C) (Note 5) Characteristic

Symbol

Min



NB3N3020

www.onsemi.com



SCALE 2:1

TSSOP-16 WB CASE 948F ISSUE B

DATE 19 OCT 2006

onsemi, , and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="http://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or incruit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi