# FE 1 A , 62

,

# **N–Channel DPAK**

The MLD1N06CL is designed for applications that require a rugged power switching device with short circuit protection that can be directly interfaced to a microcontrol unit (MCU). Ideal applications include automotive fuel injector driver, incandescent lamp driver or other applications where a high in rush current or a shorted load condition could occur.

This Logic Level Power MOSFET features current limiting for short circuit protection, integrated Gate Source clamping for ESD protection and integral Gate Drain clamping for over voltage protection and technology for low on resistance. No additional gate series resistance is required when interfacing to the output of a MCU, but a 40 k $\Omega$  gate pulldown resistor is recommended to avoid a floating gate condition.

The internal Gate Source and Gate Drain clamps allow the device to be applied without use of external transient suppression components. The Gate Source clamp protects the MOSFET input from electrostatic voltage stress up to 2.0 kV. The Gate Drain clamp protects the MOSFET drain from the avalanche stress that occurs with inductive loads. Their unique design provides voltage clamping that is essentially independent of operating temperature.

#### Features

• Pb Free Package is Available

|                                                                        |                                   | ,                   |            |
|------------------------------------------------------------------------|-----------------------------------|---------------------|------------|
| Rating                                                                 | Symbol                            | Value               | Unit       |
| Drain-to-Source Voltage                                                | V <sub>DSS</sub>                  | Clamped             | Vdc        |
| Drain-to-Gate Voltage ( $R_{GS} = 1.0 \text{ M}\Omega$ ) $V_{DGR}$ Cla |                                   |                     | Vdc        |
| Gate-to-Source Voltage<br>- Continuous V <sub>GS</sub> ±10             |                                   |                     |            |
| Drain Current – Continuous<br>– Single Pulse                           | I <sub>D</sub><br>I <sub>DM</sub> | Self–limited<br>1.8 | Adc<br>Apk |
| Total Power Dissipation                                                | PD                                | 40                  | W          |
| Operating and Storage Temperature Range                                | T <sub>J</sub> , T <sub>stg</sub> | -50 to 150          | °C         |
| Electrostatic Discharge Voltage<br>(Human Model)                       | ESD                               | 2.0                 | kV         |

#### **MAXIMUM RATINGS** (T<sub>J</sub> = 25°C unless otherwise noted)

# MLD1N06CL

### UNCLAMPED DRAIN-TO-SOURCE AVALANCHE CHARACTERISTICS

| Rating                                                              | Symbol          | Value | Unit |
|---------------------------------------------------------------------|-----------------|-------|------|
| Single Pulse Drain–to–Source Avalanche Energy Starting $T_J$ = 25°C | E <sub>AS</sub> | 80    | mJ   |

## **ELECTRICAL CHARACTERISTICS** ( $T_C = 25^{\circ}C$ unless otherwise noted)

| Characteristic                                                                                                                                                                                                                                                                                                                                                                                                                                  | Symbol               | Min              | Тур                        | Max                        | Unit |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------------|----------------------------|----------------------------|------|--|
| OFF CHARACTERISTICS                                                                                                                                                                                                                                                                                                                                                                                                                             |                      |                  |                            |                            |      |  |
| $ \begin{array}{l} \mbox{Drain-to-Source Breakdown Voltage (Internally Clamped)} \\ (I_D = 20 \mbox{ mAdc, } V_{GS} = 0 \mbox{ Vdc)} \\ (I_D = 20 \mbox{ mAdc, } V_{GS} = 0 \mbox{ Vdc, } T_J = 150^{\circ}\mbox{C}) \end{array} $                                                                                                                                                                                                              | V <sub>(BR)DSS</sub> | 59<br>59         | 62<br>62                   | 65<br>65                   | Vdc  |  |
| Zero Gate Voltage Drain Current<br>( $V_{DS} = 45 \text{ Vdc}, V_{GS} = 0 \text{ Vdc}$ )<br>( $V_{DS} = 45 \text{ Vdc}, V_{GS} = 0 \text{ Vdc}, T_J = 150^{\circ}\text{C}$ )                                                                                                                                                                                                                                                                    | I <sub>DSS</sub>     | -                | 0.6<br>6.0                 | 5.0<br>20                  | μAdc |  |
| Gate-Source Leakage Current<br>( $V_G = 5.0 \text{ Vdc}, V_{DS} = 0 \text{ Vdc}$ )<br>( $V_G = 5.0 \text{ Vdc}, V_{DS} = 0 \text{ Vdc}, T_J = 150^{\circ}\text{C}$ )                                                                                                                                                                                                                                                                            | I <sub>GSS</sub>     |                  | 0.5<br>1.0                 | 5.0<br>20                  | μAdc |  |
| ON CHARACTERISTICS (Note 3)                                                                                                                                                                                                                                                                                                                                                                                                                     |                      |                  |                            |                            |      |  |
| Gate Threshold Voltage<br>$(I_D = 250 \ \mu Adc, V_{DS} = V_{GS})$<br>$(I_D = 250 \ \mu Adc, V_{DS} = V_{GS}, T_J = 150^{\circ}C)$                                                                                                                                                                                                                                                                                                              | V <sub>GS(th)</sub>  | 1.0<br>0.6       | 1.5<br>-                   | 2.0<br>1.6                 | Vdc  |  |
| $            Static Drain-to-Source On-Resistance \\ (I_D = 1.0 \ \text{Adc}, \ V_{GS} = 4.0 \ \text{Vdc}) \\ (I_D = 1.0 \ \text{Adc}, \ V_{GS} = 5.0 \ \text{Vdc}) \\ (I_D = 1.0 \ \text{Adc}, \ V_{GS} = 4.0 \ \text{Vdc}, \ T_J = 150^\circ\text{C}) \\ (I_D = 1.0 \ \text{Adc}, \ V_{GS} = 5.0 \ \text{Vdc}, \ T_J = 150^\circ\text{C}) \\ (I_D = 1.0 \ \text{Adc}, \ V_{GS} = 5.0 \ \text{Vdc}, \ T_J = 150^\circ\text{C}) \\            $ | R <sub>DS(on)</sub>  | -<br>-<br>-<br>- | 0.63<br>0.59<br>1.1<br>1.0 | 0.75<br>0.75<br>1.9<br>1.8 | Ω    |  |

Static Source-to-Drain Diode Voltage ( $I_S$  = 1.0 Adc,  $V_{GS}$  = 0 Vdc)



**Figure 1. Output Characteristics** 



Figure 2. Transfer Function

#### THE CONCEPT

From a standard power MOSFET process, several active and passive elements can be obtained that provide on chip protection to the basic power device. Such elements require only a small increase in silicon area and/or the addition of one masking layer to the process. The resulting device exhibits significant improvements in ruggedness and reliability as well as system cost reduction. The device functions can now provide an economical alternative to smart power ICs for power applications requiring low on resistance, high voltage and high current.

These devices are designed for applications that require a rugged power switching device with short circuit protection that can be directly interfaced to a microcontroller unit (MCU). Ideal applications include automotive fuel injector driver, incandescent lamp driver or other applications where a high in rush current or a shorted load condition could occur.

#### **OPERATION IN THE CURRENT LIMIT MODE**

The amount of time that an unprotected device can withstand the current stress resulting from a shorted load before its maximum junction temperature is exceeded is dependent upon a number of factors that include the amount of heatsinking that is provided, the size or rating of the device, its initial junction temperature, and the supply voltage. Without some form of current limiting, a shorted load can raise a device's junction temperature beyond the maximum rated operating temperature in only a few milliseconds.

Even with no heatsink, the MLD1N06CL can withstand a shorted load powered by an automotive battery (10 to 14 V) for almost a second if its initial operating temperature is under 100°C. For longer periods of operation in the current limited mode, device heatsinking can extend operation from several seconds to indefinitely depending on the amount of heatsinking provided.

# SHORT CIRCUIT PROTECTION AND THE EFFECT OF TEMPERATURE

The on chip circuitry of the MLD1N06CL offers an integrated means of protecting the MOSFET component from high in rush current or a shorted load. As shown in the schematic diagram, the current limiting feature is provided by an NPN transistor and integral resistors R1 and R2. R2 senses the current through the MOSFET and forward biases the NPN transistor's base as the current increases. As the NPN turns on, it begins to pull gate drive current through R1, dropping the gate drive voltage across it, and thus lowering the voltage across the gate to source of the power MOSFET and limiting the current. The current limit is temperature dependent as shown in Figure 3, and decreases from about 2.3 A at 25°C to about 1.3 A at 150°C.

Since the MLD1N06CL continues to conduct current and dissipate power during a shorted load condition, it is important

# MLD1N06CL



## MLD1N06CL

### FORWARD BIASED SAFE OPERATING AREA

![](_page_5_Figure_1.jpeg)

![](_page_6_Picture_0.jpeg)

DATE 31 MAY 2023

| STYLE 1:    | STYLE 2:     | STYLE 3:    | STYLE 4:           | STYLE 5:       |
|-------------|--------------|-------------|--------------------|----------------|
| PIN 1. BASE | PIN 1. GATE  | PIN 1. ANOE | DE PIN 1. CATHODE  | PIN 1. GATE    |
| 2. COLLEC   | CTOR 2. DRAI | N 2. CATH   | IODE 2. ANODE      | 2. ANODE       |
| 3. EMITTE   | R 3. SOUF    | RCE 3. ANOE | DE 3. GATE         | 3. CATHODE     |
| 4. COLLEC   | CTOR 4. DRAI | N 4. CATH   | IODE 4. ANODE      | 4. ANODE       |
| STYLE 6:    | STYLE 7:     | STYLE 8:    | STYLE 9:           | STYLE 10:      |
| PIN 1. MT1  | PIN 1. GATE  | PIN 1. N/C  | PIN 1. ANODE       | PIN 1. CATHODE |
| 2. MT2      | 2. COLLECTOR | 2. CATHODE  | 2. CATHODE         | 2. ANODE       |
| 3. GATE     | 3. EMITTER   | 3. ANODE    | 3. RESISTOR ADJUST | 3. CATHODE     |
| 4 MT2       | 4. COLLECTOR | 4. CATHODE  | 4. CATHODE         | 4 ANODE        |

onsemi, , and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="http://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or incruit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi