# Dual High Speed CAN Transceiver

# **General Description**

Controller Area Network (CAN) is a serial communication protocol, which supports distributed real-time control and multiplexing with high safety level. Typical applications of CAN-based networks can be found in automotive and industrial environments.

The AMIS–42770 Dual–CAN transceiver is the interface between up to two physical bus lines and the protocol controller and will be used for serial data interchange between different electronic units at more than one bus line. It can be used for both 12 V and 24 V systems.

The circuit consists of following blocks:

- Two differential line transmitters
- Two differential line receivers
- Interface to the CAN protocol handler
- Interface to expand the number of CAN busses
- Logic block including repeater function and the feedback suppression
- Thermal shutdown circuit (TSD)

Due to the wide common-mode voltage range of the receiver inputs, the AMIS-42770 is able to reach outstanding levels of electromagnetic susceptibility (EMS). Similarly, extremely low electromagnetic emission (EME) is achieved by the excellent matching of the output signals.

#### **Key Features**

- Fully Compatible with the ISO 11898–2 Standard
- Certified "Authentication on CAN Transceiver Conformance (d1.1)"
- Wide Range of Bus Communication Speed (up to 1 Mbit/s in Function of the Bus 246 T j/F5 1 Tf11lit/s12.ogy.2(0 0 12 59.7543 312.5481 Tm0 Tc286.05 0 1toaeo Tf10 0 0s in)]TJ-.01 Tm0 5]TJ/0 Speeds Down to 1 kbit/s

# AMIS-42770



# Table 2. PIN DESCRIPTION

| Pin | Name              | Description                                      |
|-----|-------------------|--------------------------------------------------|
| 1   | NC                | Not connected                                    |
| 2   | ENB2              | Enable input, bus system 2; internal pull-up     |
| 3   | Text              | Multi-system transmitter Input; internal pull-up |
| 4   | Tx0               | Transmitter input; internal pull-up              |
| 5   | GND               | Ground connection (Note 2)                       |
| 6   | GND               | Ground connection (Note 2)                       |
| 7   | Rx0               | Receiver output                                  |
| 8   | V <sub>REF1</sub> | Reference voltage                                |
| 9   | Rint              | Multi-system receiver output                     |
| 10  | ENB1              | Enable input, bus system 1; internal pull-up     |
| 11  | NC                | Not connected                                    |
| 12  | VCC               | Positive supply voltage                          |
| 13  | CANH1             | CANH transceiver I/O bus system 1                |
| 14  | CANL1             | CANL transceiver I/O bus system 1                |
| 15  | GND               | Ground connection (Note 2)                       |
| 16  | GND               | Ground connection (Note 2)                       |
| 17  | GND               | Ground connection (Note 2)                       |
| 18  | CANL2             | CANL transceiver I/O bus system 2                |
| 19  | CANH2             | CANH transceiver I/O bus system 2                |
| 20  | NC                | Not connected                                    |

2. In order to ensure the chip performance, all these pins need to be connected to GND on the PCB.

# FUNCTIONAL DESCRIPTION

# **Overall Functional Description**

AMIS-42770 is specially designed to provide the link between the protocol IC (CAN controller) and two physical

# Transmitters

The transceiver includes two transmitters, one for each bus line, and a driver control circuit. Each transmitter is implemented as a push and a pull driver. The drivers will be active if the transmission of a dominant bit is required. During the transmission of a recessive bit all drivers are passive. The transmitters have a built–in current limiting circuit that protects the driver stages from damage caused by accidental

shor1.8( ces)9.6( )-24 Tc Tc.0078 Tw[(Oo78 Tw[(eiverr78 Tw[(posiccidentcD-.0134 Tn./F3 1 Tf12 0 0 ly1 Tf12 volt To.1962 TD-.0119

#### **Feedback Suppression**

The logic unit described in Table 3 constantly ensures that dominant symbols on one bus line are transmitted to the other bus line without imposing any priority on either of the lines. This feature would lead to an "interlock" state with permanent dominant signal transmitted to both bus lines, if no extra measure is taken.

Therefore feedback suppression is included inside the logic unit of the transceiver. This block masks–out reception on that bus line, on which a dominant is actively transmitted. The reception becomes active again only with certain delay after the dominant transmission on this line is finished.

#### Power-on-Reset (POR)

While Vcc voltage is below the POR level, the POR circuit makes sure that:

- The counters are kept in the reset mode and stable state without current consumption
- Inputs are disabled (don't care)
- Outputs are high impedant; only Rx0 = high–level
- Analog blocks are in power down
- Oscillator not running and in power down
- CANHx and CANLx are recessive
- VREF output high impedant for POR not released

#### **Over Temperature Detection**

A thermal protection circuit is integrated to prevent the transceiver from damage if the junction temperature

#### **Table 4. ABSOLUTE MAXIMUM RATINGS**

exceeds thermal shutdown level. Because the transmitters dissipate most of the total power, the transmitters will be switched off only to reduce power dissipation and IC temperature. All other IC functions continue to operate.

#### **Fault Behavior**

A fault like a short circuit is limited to that bus line where it occurs; hence data interchange from the protocol IC to the other bus system is not affected.

When the voltage at the bus lines is going out of the normal operating range (-12 V to +12 V), the receiver is not allowed to erroneously detect a dominant state.

#### Short Circuits

A current–limiting circuit protects the transmitter output stage from damage caused by an accidental short–circuit to either positive or negative supply voltage, although power dissipation increases during this fault condition.

The pins CANHx and CANLx are protected from automotive electrical transients (according to "ISO 7637").

#### **ELECTRICAL CHARACTERISTICS**

#### Definitions

All voltages are referenced to GND. Positive currents flow into the IC. Sinking current means that the current is flowing into the pin. Sourcing current means that the current is flowing out of the pin.

| Symbol                   | Parameter                                                           | Conditions                           | Min.       | Max.                  | Unit    |
|--------------------------|---------------------------------------------------------------------|--------------------------------------|------------|-----------------------|---------|
| V <sub>CC</sub>          | Supply voltage                                                      |                                      | -0.3       | +7                    | V       |
| V <sub>CANHx</sub>       | DC voltage at pin CANH1/2                                           | $0 < V_{CC} < 5.25$ V; no time limit | -45        | +45                   | V       |
| V <sub>CANLx</sub>       | DC voltage at pin CANL1/2                                           | $0 < V_{CC} < 5.25$ V; no time limit | -45        | +45                   | V       |
| V <sub>digIO</sub>       | DC voltage at digital IO pins (EN1B, EN2B,<br>Rint, Rx0, Text, Tx0) |                                      | -0.3       | V <sub>CC</sub> + 0.3 | V       |
| V <sub>REF</sub>         | DC voltage at pin V <sub>REF</sub>                                  |                                      | -0.3       | V <sub>CC</sub> + 0.3 | V       |
| V <sub>tran(CANHx)</sub> | Transient voltage at pin CANH1/2                                    | (Note 4)                             | -150       | +150                  | V       |
| V <sub>tran(CANLx)</sub> | Transient voltage at pin CANL1/2                                    | (Note 4)                             | -150       | +150                  | V       |
| Vesd(CANLx/CANHx)        | ESD voltage at CANH1/2 and CANL1/2 pins                             | (Note 5)<br>(Note 7)                 | -4<br>-500 | +4<br>+500            | kV<br>V |
| V <sub>esd</sub>         | ESD voltage at all other pins                                       | (Note 5)<br>(Note 7)                 | -2<br>-250 | +2<br>+250            | kV<br>V |
| Latch-up                 | Static latch-up at all pins                                         | (Note 6)                             |            | 100                   | mA      |
| T <sub>stg</sub>         | Storage temperature                                                 |                                      | -55        | +155                  | °C      |
| T <sub>amb</sub>         | Ambient temperature                                                 |                                      | -40        | +125                  | °C      |
| T <sub>iunc</sub>        | •                                                                   | -                                    | •          | -                     | -       |

# AMIS-42770

# Table 6. DC AND TIMING CHARACTERISTICS

(V\_{CC} = 4.75 to 5.25 V; T<sub>junc</sub> = -40 to +150°C; R<sub>LT</sub> = 60 W unless specified otherwise.)

| Symbol                      | Parameter                                                                              | Conditions                                                                                 | Min.  | Тур. | Max. | Unit |
|-----------------------------|----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-------|------|------|------|
| BUS LINES (pin              | s CANH1/2 and CANL1/2)                                                                 |                                                                                            |       |      |      |      |
| V <sub>i(dif)(th)</sub>     | Differential receiver threshold voltage                                                | -5 V < V <sub>CANLx</sub> < +12 V;<br>-5 V < V <sub>CANHx</sub> < +12 V;<br>see Figure 7   | 0.5   | 0.7  | 0.9  | V    |
| V <sub>ihcm(dif)</sub> (th) | Differential receiver threshold<br>voltage for high common–<br>mode                    | -35 V < V <sub>CANLx</sub> < +35 V;<br>-35 V < V <sub>CANHx</sub> < +35 V;<br>see Figure 7 | 0.3   | 0.7  | 1.05 | V    |
| V <sub>i(dif)</sub> (hys)   | Differential receiver input volt-<br>age hysteresis                                    | –35 V < V <sub>CANL</sub> < +35 V;<br>–35 V < V <sub>CANH</sub> < +35 V;<br>see Figure 7   | 50    | 70   | 100  | mV   |
| R <sub>i(cm)(CANHx)</sub>   | Common-mode input resist-<br>ance at pin CANH1/2                                       |                                                                                            | 15    | 26   | 37   | KΩ   |
| R <sub>i(cm) (CANLx)</sub>  | Common-mode input resist-<br>ance at pin CANL1/2                                       |                                                                                            | 15    | 26   | 37   | KΩ   |
| P., ,, ,                    | Matching between nin CANH1/2<br>on-                                                    | V <sub>CANHx</sub> = V <sub>CANLx</sub>                                                    | -3    | 0    | +3   | %    |
|                             | nce                                                                                    |                                                                                            | 25    | 50   | 75   | KΩ   |
| ()                          | CANH1/2                                                                                | $V_{Tx0} = V_{CC}$ ; not tested                                                            |       | 7.5  | 20   | pF   |
| C <sub>i(CANLx)</sub>       | Input capacitance at pin<br>CANL1/2                                                    | $V_{Tx0} = V_{CC}$ ; not tested                                                            |       | 7.5  | 20   | pF   |
| C <sub>i(dif)</sub>         | Differential input capacitance                                                         | $V_{Tx0} = V_{CC}$ ; not tested                                                            |       | 3.75 | 10   | pF   |
| I <sub>LI(CANHx)</sub>      | Input leakage current at pin<br>CANH1/2                                                | V <sub>CC</sub> < PORL_VCC;<br>-5.25 V < V <sub>CANHx</sub> < 5.25 V                       | -350  | 170  | 350  | μΑ   |
| I <sub>LI(CANLx)</sub>      | Input leakage current at pin<br>CANL1/2                                                | V <sub>CC</sub> < PORL_VCC;<br>-5.25 V < V <sub>CANLx</sub> < 5.25 V                       | -350  | 170  | 350  | μΑ   |
| V <sub>CM-peak</sub>        | Common–mode peak during transition from dom $\rightarrow$ rec or rec $\rightarrow$ dom | See Figure 11                                                                              | -1000 |      | 1000 | mV   |
| V <sub>CM-step</sub>        | Difference in common-mode<br>between dominant and recess-<br>ive state                 | See Figure 11                                                                              | -250  |      | 250  | mV   |
| THERMAL SHU                 | TDOWN                                                                                  |                                                                                            |       |      |      |      |
| T <sub>j(sd)</sub>          | Shutdown junction temperature                                                          |                                                                                            | 150   |      |      | °C   |
| TIMING CHARA                | CTERISTICS (see Figures 8 and 9)                                                       |                                                                                            |       |      |      |      |
| t <sub>d(Tx-BUSon)</sub>    | Delay Tx0/Text to bus active                                                           |                                                                                            | 40    | 85   | 120  | ns   |
| t <sub>d(Tx-BUSoff)</sub>   | Delay Tx0/Text to bus inactive                                                         |                                                                                            | 30    | 60   | 115  | ns   |
| t <sub>d(BUSon-RX)</sub>    | Delay bus active to Rx0/Rint                                                           |                                                                                            | 25    | 55   | 115  | ns   |
| t <sub>d(BUSoff-RX)</sub>   |                                                                                        |                                                                                            |       |      |      |      |





onsemi, , and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="http://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or incruit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi